## UNIVERSITY OF SWAZILAND # **Faculty of Science** ## **Department of Computer Science** ### **MAIN EXAMINATION December 2009** **Title of paper: COMPUTER ORGANISATION II** Course number: CS341 Time allowed: 3 hours ### **Instructions to candidates:** This question paper consists of <u>FIVE (5)</u> questions. Answer any <u>FOUR (4)</u> questions. Marks are indicated in the square brackets. All questions carry equal marks. THIS EXAMINATION PAPER SHOULD NOT BE OPENED UNTIL PERMISSION HAS BEEN GRANTED BY THE INVIGILATOR ## **QUESTION 1** - a) State the purpose of the Microarchitecture level. Give an overview of the timing of events occurring over a clock cycle in the Mic-1 microarchitecture. [10] - b) Signals to control the Mic-1 datapath are put into groups. How many groups are they? What modification of the design can be done to reduce the number of control signals for bus B? [5] - c) Briefly explain how the concept of speculative execution is useful in improving performance. [4] - d) Describe in detail the effects of the following lines of Mic-1 microcode: [6] - i. Main Interpreter loop microinstruction. ii. Microinstructions for implementing the ISTORE instruction. ISTORE H=LV MAR=MBRU+H MDR=TOS; wr SP=MAR=SP-1; rd PC=PC+1; fetch TOS=MDR; goto Main #### **QUESTION 2** a) The current stack is shown in Fig. 1 The content of SP is 0xFFB00012. What does stack change after executing ISUB instruction? What are values in SP, MDR, H, MAR, TOS? What are the memory addresses of top two words in stack? Note: The microinstructions for ISUB are as follows. isub1 MAR=SP=SP-1;rd isub2 H=TOS isub3 MDR=TOS=MDR-H; wr; goto Main1 Fig. 1 Stack - b) What is Microprogramming? What are the advantages and drawbacks of microprogrammed control compared to hardwired control? [6] - c) With the aid of a well labeled diagram and or illustration briefly describe the IJVM memory model. [7] - d) Given the IJVM mnemonics code below. Explain what the code is supposed to do. Rewrite the code in hexadecimal format. [6] BIPUSH 12 ISTORE i **BIPUSH 4** ISTORE j ILOAD i ILOAD j **IADD** ISTORE n NB: The IJVM Instruction set is attached at the end of the question paper #### **QUESTION 3** b) Convert into reverse polish notation the following infix expression, (where operators have their usual/normal precedence). ((3+4)\*5+3)/(8/2-2) Write the IJVM code to evaluate the expression. For every step during the evaluation, show the status of results on the Stack. [9] a) What is the purpose of cache memory? How does it work in general? - c) Evaluate the following reverse polish expression, where each number is a (decimal) digit. xy + z \* a + bc + d + / [4] - d) Convert into reverse polish notation the following infix expression (where operators have their usual/normal precedence). ((m+n)\*p+q)/(r+s+t) [4] - e) Briefly explain how the Instruction Fetch Unit can help reduce the load on the ALU. [4] ### **QUESTION 4** - a) i) Explain in detail the principle of pipelining, in particular explain how it enhances the performance of a processor. Give an overview of the Six stage pipeline of picoJava II. - ii) Consider a sequence of eight instructions that pass through a four and a six stage pipeline respectively. How many clock cycles are needed in each case? In which case is the execution time of the sequence shorter? Can we conclude that an increasing number of stages always provides increasing performance? [8] - b) Why is the concept of Branch Prediction important? Briefly describe the strategies of Static and Dynamic Branch prediction. [8] #### **QUESTION 5** - a) Can you always improve the efficiency of parallel execution by decomposing the computation in a very large number of small processes which are executed each one on a processor? What is very important to be taken into consideration? Give reasons for your answer. [6] - b) Briefly describe the design criteria for instruction formats. [3] - c) DMA is one of the three I/O methods commonly encountered in computers. Explain briefly the concept of DMA. Why is DMA sometimes preferred to the other 2 methods? [8] - d) Describe the immediate, direct and indirect addressing modes. [8] Page 4 of 5 [4] ## **The IJVM Instruction Set** | Hex | Mnemonic | Meaning | |--------------|--------------------|---------------------------------------------------------| | 0x10 | BIPUSH byte | Push byte onto stack | | 0x59 | DUP | Copy top word on stack and push onto stack | | 0xA7 | GOTO offset | Unconditional branch | | 0x60 | IADD | Pop two words from stack; push their sum | | 0x7E | IAND | Pop two words from stack; push Boolean AND | | 0x99 | IFEQ offset | Pop word from stack and branch if it is zero | | 0x9B | IFLT offset | Pop word from stack and branch if it is less than zero | | 0x9F | IF_ICMPEQ offset | Pop two words from stack; branch if equal | | 0x84 | IINC varnum const | Add a constant to a local variable | | 0x15 | ILOAD varnum | Push local variable onto stack | | 0xB6 | INVOKEVIRTUAL disp | Invoke a method | | 0x80 | IOR | Pop two words from stack; push Boolean OR | | 0xAC | IRETURN | Return from method with integer value | | 0x36 | ISTORE varnum | Pop word from stack and store in local variable | | 0x64 | ISUB | Pop two words from stack; push their difference | | 0x13 | LDC W Index | Push constant from constant pool onto stack | | 0x00 | NOP | Do nothing | | 0x57 | POP | Delete word on top of stack | | 0x5 <b>F</b> | SWAP | Swap the two top words on the stack | | 0xC4 | WIDE | Prefix instruction; next instruction has a 16-bit index |